音频应用

 找回密码
 快速注册

QQ登录

只需一步,快速开始

阅读: 10251|回复: 1

[芯片] 低功耗,高性能转换芯片NCS8801S:RGB/LVDS转EDP

[复制链接]

383

积分

2

听众

200

音贝

音频应用

Rank: 1

积分
383
发表于 2022-5-26 | |阅读模式
音频应用公众号资讯免费发布推广
RGB/LVDS-to-eDP Converter6 U5 o( X$ K0 O; h! X
1 Features6 U- W) q4 C/ ]! v: o5 v
Embedded-displayPort (eDP) Output% {% l+ Q0 p( o1 f# _; |3 ~
1/2/4lane eDP @ 1.62/2.7Gbps per lane
3 Y6 ^9 |2 V! Y1 r# O. WUP to WQXGA (2560*1600) supported3 _+ _2 M; A- @0 M1 |  {% i
Up to 6dB pre-emphasis
' p! r3 U8 M% Y% B: p  hRGB Input
/ ~+ M/ G5 U( b* G! d; T  ], N18/24bit RGB InteRFace
! A% ^& {! A4 W5 v; y+ D9 ZPixel clock up to 270MHz) x7 \9 A4 V# A* ]
SDR/DDR supported
. C' u4 N+ N, z8 R4 D7 h0 N8 h: f3 T4 ZPin order reversal supported5 h( U2 P* c6 v# ~3 {
LVDS Input
: y8 m  x" q& `) A% X5 h# ]Single/Dual-channel 6/8Bit LVDS interface
! H& {8 ~( `& q, a$ g3 x, Z400Mbps to 1Gbps per data pair
8 S( `, D3 b3 e, Q. B) p. N- rBuilt-in termination
; B: w" u$ U) [Channel and polarity swap supported) A- V% R3 R, l+ i( [# z. j
Reference Clock
  w; g- K% u. R, g  q, `% UAny freq. between 19MHz and 100MHz
) x/ L: ?7 z+ L3 {$ R* X5 GCrystal or single-ended clock input4 |7 l7 @( U6 R% E+ w8 R
Built-in 5000ppm SSC generator* C5 Z5 E* c9 W& `; l- g
Misc- C0 r/ n) ]: E
I2C/SPI for chip configuration
2 I* O5 k/ D$ l9 f. IBuilt-in eDP handshake protocol' I* D: Z: v1 [/ y, u+ I3 }7 w
I2C-AUX channel for TCON/DPCD/EDID5 N- X7 V1 t$ _& e8 @
control
9 d0 J4 C: f6 h4 q4 p4 ]Built-in video test pattern  t$ R$ e" C' K
Power2 |4 g: }, y& }4 Z: J% Q( h
1.2V core supply
# }9 u- B* X9 A) q: }2.5V or 3.3V IO supply
0 b+ h6 ?' c4 e$ v4 t; Y3 URGB IO can go down to 1.8V
; [5 ]& i/ \& i% y4 m! qPower consumption ~ 187mW3 i7 m" E8 s, E' s( d, a+ f8 C
@ 1920*1080*24bit*60Hz, LVDS mode) x; N. N5 p2 N# ^9 |
Deep-sleep mode power <1mW
9 O  y0 C- }5 b% {2 yPackage
0 _' g$ I, Q, o  N4 O9 LQFN-56 (7mm x 7mm) package
: V1 D7 V; o' g1 CRoHS Compliant) z6 X& H8 Q1 {4 J4 s1 f8 P. Q

. K/ b" D+ e/ d, _8 `0 n, Y0 _5 lBlock Diagram
- T' X( M; b! y; j
/ q2 x4 r/ I) f6 T5 R6 D3 General Description
7 u, Z2 p3 Y: r/ D5 ]+ a% ^NCS8801S is a low-power RGB/LVDS-to-DisplayPort/eDP converter, which is designed for mobile devices including smartphones, tablets, laptops, etc. to support high-definition DP/eDP displays.
4 w4 J3 _4 i0 {$ ~) b) t7 T3 }NCS8801S supports 4-lane DP/eDP output which is typically required to support QXGA (2048*1536) and above at 60Hz frame rate.
! e. ?0 U6 |7 ^& {9 n7 z5 L  CAll the functions including both RGB and LVDS interfaces pack into a small 7mm*7mm QFN56 package which saves the precious space in mobile devices.4 \4 U6 F3 w7 B4 v
4 Pin Diagram1 Z) I0 |# ~: S8 ]" Q' K
NCS8801S is fully compliant with NCS8801.: f2 r* Z; h1 D! v4 ~6 m# t

. x- S, }# s! R5 ?( N7 w5 Pin Description
3 r" L* b( f8 T% Y..." A: m% ]% S' I/ a+ Y: O, F' r% X

8 E/ X" s5 H1 W. O1 L6 Electrical Specifications9 J! p# @; C2 s
...5 }; N& {: C/ [7 ?
9 l! Q6 W! j5 B8 L5 ^) N$ ^4 @
7 Register Table
$ c" y( R" D0 C4 H.../ Z* \# S" Z$ G( n7 U: J
/ \8 k. e' v% c) \& Y
8 Applications
2 y/ h2 E) T# d) f...
) E- S1 m% b6 K# C& @6 o" M
. Z4 j) N$ |; A$ g" X& s- w) h8.2 PCB Layout Rules
1 }- @+ B, z! w+ l: N; La. Due to the high data rate of the eDP signal, characteristic impedance throughout the signal path needs to be well controlLED. It is highly suggested to control the differential characteristic impedance of the PCB trace to be within 100ohm±10%. Low speed connectors are highly suggested to be avoided in the eDP signal path, especially in the 2.7Gbps mode.- [0 w# P4 K  {( j$ c* P9 }7 |
b. The requirement on the LVDS side is less stringent but impedance discontinuities including Y-branching are highly suggested to be minimized.
# _9 a+ ?/ j5 Z0 m% |- J9 `c. The crosstalk and length of the RGB traces needs to be minimized.
) g* |) O2 j# D  Hd. The intra-pair mismatch in all differential pairs needs to be avoided.$ ]# i7 [& A$ X- v+ x, [
e. eDP inter-lane skew is suggested to be controlled under 50mil.
  z- ]6 j5 {" Q# Z! V' zf. LVDS inter-lane skew is suggested to be controlled under 100mil.
4 \- I" ~. G* K: R% L$ l/ m& i" ag. RGB inter-line skew is suggested to be controlled under 300mil./ ~- N3 n3 e, M+ c
8.3 Power-on Sequence
. `+ q+ m& ^( d6 K
% I( v3 u, d5 X7 y8.4 Typical Initialization Procedure! }& I; G0 y" q; N
(I2C first device ID of the chip is 0x70, write to address 0xE0, read from address 0xE1; I2C second device ID of the chip is 0x75, write to address 0xEA, read from address 0xEB).# I1 Z. |! i6 @1 z. E
a. Configure register 0x0f of device ID 0x70 to 0x01, to enter internal logic reset status
/ |' w3 R% T+ e( ?  f; n9 qb. Configure register 0x00 of device ID 0x70 to choose between RGB and LVDS RX modes
, i/ r: a$ C! x/ c/ d) x( K. mc. Configure register 0x02 of device ID 0x70 to 0x07, to enable RX/TX panel parameter adaptive; {  C4 O4 i% W. x! q+ u2 L
d. Configure register 0x07 of device ID 0x70, to choose eDP parameter, including lane numbers, RBR/HBR, etc.
  V& E9 Y/ I$ B$ Q8 x; W. pe. Configure register 0x00 of device ID 0x75 to 0xB0, to enter internal analog reset status8 B* @1 ?" n" x9 M" Z8 u+ c
f. Configure register 0x0e and 0x0f of device ID0x75 to 0x10, to configure TX amplitude
5 w2 L. D$ \4 M/ ^) ag. Configure register 0x00 of device ID 0x75 to 0xB1 if the lane rate is HBR
* I$ n/ ^- C' O* A0 C! z( th. Configure register 0x0f of device ID 0x70 to 0x00, to enter normal status
; r) n9 w( t. ^5 D0 K9 Package! _" Y: }3 ^: X6 Z
NCS8801S is packaged in 7mm*7mm 56-pin QFN, QFN56L (0707*0.75-0.40). The package dimensions are shown below. (Unit: mm)
9 a+ M" T3 k% n0 F3 \( v5 |2 J
欢迎厂家入驻,推文!免费!微信:yinpinyingyong

383

积分

2

听众

200

音贝

音频应用

Rank: 1

积分
383
 楼主| 发表于 2022-6-13 |
低功耗,高性能转换芯片NCS8801S:RGB/LVDS转EDP [
- M% J& d6 F7 X6 X* i* g8 V& k8 N; h好方案,分享下,
欢迎厂家入驻,推文!免费!微信:yinpinyingyong
您需要登录后才可以回帖 登录 | 快速注册

本版积分规则

音频应用搜索

小黑屋|手机版|音频应用官网微博|音频招标|音频应用 (鄂ICP备16002437号)

Powered by Audio app

快速回复 返回顶部 返回列表